Add Infineon Doc and modify file structure
@@ -79,7 +79,7 @@ BSP 的制作过程分为如下四个步骤:
|
||||
|
||||
#### 3.2.1 堆内存配置讲解
|
||||
|
||||
通常情况下,系统 RAM 中的一部分内存空间会被用作堆内存。下面代码的作用是,在不同编译器下规定堆内存的起始地址 **HEAP_BEGIN** 和结束地址 **HEAP_END**。这里 **HEAP_BEGIN** 和 **HEAP_END** 的值需要和后面 [3.5.1 修改链接脚本](# 3.5.1 修改链接脚本) 章节所修改的配置相一致。
|
||||
通常情况下,系统 RAM 中的一部分内存空间会被用作堆内存。下面代码的作用是,在不同编译器下规定堆内存的起始地址 **HEAP_BEGIN** 和结束地址 **HEAP_END**。这里 **HEAP_BEGIN** 和 **HEAP_END** 的值需要和后面 [3.5.1 修改链接脚本](# 3.5.1 修改链接脚本) 章节所修改的配置相一致。
|
||||
|
||||
在某些系列的芯片中,芯片 RAM 可能分布在不连续的多块内存区域上。此时堆内存的位置可以和系统内存在同一片连续的内存区域,也可以存放在一片独立的内存区域中。
|
||||
|
||||
@@ -96,8 +96,8 @@ BSP 的制作过程分为如下四个步骤:
|
||||
|
||||
| 宏定义 | 意义 | 格式 |
|
||||
| -------------------- | -------- | ---------------------- |
|
||||
| SOC_IFX_PSOC6_43012 | 芯片型号 | SOC_IFX_PSOC6_xxx |
|
||||
| SOC_SERIES_IFX_PSOC6 | 芯片系列 | SOC_SERIES_IFX_PSOC6xx |
|
||||
| SOC_CY8C624ABZI_S2D44 | 芯片型号 | SOC_CY8C6xxx_xxxx |
|
||||
| SOC_SERIES_IFX_PSOC62 | 芯片系列 | SOC_SERIES_IFX_PSOC6x |
|
||||
|
||||
关于 BSP 上的外设支持选项,一个初次提交的 BSP 仅仅需要支持串口驱动即可,因此在配置选项中只需保留这两个驱动配置项,如下图所示:
|
||||
|
||||
@@ -107,26 +107,42 @@ BSP 的制作过程分为如下四个步骤:
|
||||
|
||||
#### 3.4.1 添加底层外设库
|
||||
|
||||

|
||||
|
||||
接下来为 BSP 添加底层外设库文件,下图的文件是从 Modus 生成的文件中拷贝而来。
|
||||
接下来为 BSP 添加底层外设库文件,下图的文件是从 Modus 生成的文件夹中拷贝而来。
|
||||
|
||||

|
||||
|
||||
源库文件路径如下图:
|
||||
Modus 生成的源库文件路径如下图,在 Modus 工作空间下的 `mtb_shared` 文件夹下:
|
||||
|
||||

|
||||
|
||||
同时拷贝 **TARGET_CY8CKIT-062S2-43012** 文件(需根据不同芯片型号拷贝不同名称的文件夹),该文件夹路径如下:
|
||||
将以上文件拷贝至 BSP 的 `libraries/IFX_PSOC6_HAL` 文件夹下。
|
||||
|
||||

|
||||
|
||||
同时复制 **TARGET_CY8CKIT-062S2-43012** 文件(需根据不同芯片型号拷贝不同名称的文件夹),该文件夹路径如下。
|
||||
|
||||

|
||||
|
||||
拷贝至具体 BSP 的 libs 文件夹下,例如下图:
|
||||
|
||||

|
||||
|
||||
#### 3.4.1 修改外设配置脚本
|
||||
|
||||
根据具体的路径添加通用外设配置(只有移植新的系列才需要做此步骤)
|
||||
|
||||

|
||||
|
||||
添加专有芯片相关文件,如下图:
|
||||
|
||||

|
||||
|
||||
首次移植,需要使用串口外设(只有移植新的系列才需要做此步骤):
|
||||
|
||||

|
||||
|
||||
添加库所使用到的头文件路径,如下图:
|
||||
|
||||

|
||||
|
||||
### 3.5 修改工程构建相关文件
|
||||
@@ -153,7 +169,7 @@ GCC 使用:
|
||||
|
||||

|
||||
|
||||
本次制作 BSP 使用的芯片为 CY8CKIT-062S2-43012 ,FLASH 为 2M,因此修改 FLASH_SIZE 的参数为 0x00020000。RAM 的大小为 1M, 因此修改 RAM_SIZE 的参数为 0x000FD800。这样的修改方式在一般的应用下就够用了,后续如果有特殊要求,则需要按照链接脚本的语法来根据需求修改。修改链接脚本时,可以参考 [**3.2.1 堆内存配置讲解**](# 3.2.1 堆内存配置讲解) 章节来确定 BSP 的内存分配。
|
||||
本次制作 BSP 使用的芯片为 `CY8CKIT-062S2-43012` ,FLASH 为 2M,因此修改 FLASH_SIZE 的参数为 `0x00020000`。RAM 的大小为 1M, 因此修改 RAM_SIZE 的参数为 `0x000FD800`。这样的修改方式在一般的应用下就够用了,后续如果有特殊要求,则需要按照链接脚本的语法来根据需求修改。修改链接脚本时,可以参考 [**3.2.1 堆内存配置讲解**](# 3.2.1 堆内存配置讲解) 章节来确定 BSP 的内存分配。
|
||||
|
||||
其他两个链接脚本的文件为 iar 使用的 link.icf 和 gcc 编译器使用的 link.lds,修改的方式也是类似的,如下图所示:
|
||||
|
||||
@@ -165,13 +181,15 @@ GCC 使用:
|
||||
|
||||
**SConscript** 脚本决定 MDK/IAR/RT-Thread Studio 工程的生成以及编译过程中要添加文件。
|
||||
|
||||
在这一步中需要修改芯片型号以及芯片启动文件的地址,修改内容如下图所示:其中 CPPDEFINES 的参数要根据芯片的 low level(hal) 库中定义的芯片型号去填写。
|
||||
在这一步中需要修改芯片型号以及芯片启动文件的地址,修改内容如下图所示:其中 **CPPDEFINES** 的参数要根据芯片的 low level(hal) 库中定义的芯片型号去填写。
|
||||
|
||||

|
||||

|
||||
|
||||

|
||||
|
||||
#### 3.5.3 修改编译选项
|
||||
|
||||
rtconfig.py 用于选择编译工具链,可以自行在 CROSS_TOOL 后面选择修改编译工程所需要的工具链,目前 PSCOC6 支持 gcc 和 armclang。
|
||||
rtconfig.py 用于选择编译工具链,可以自行在 **CROSS_TOOL** 后面选择修改编译工程所需要的工具链,目前 PSCOC6 支持 gcc 和 armclang。
|
||||
|
||||

|
||||
|
||||
@@ -193,36 +211,30 @@ rtconfig.py 用于选择编译工具链,可以自行在 CROSS_TOOL 后面选
|
||||
|
||||
以 RT-Thread Studio 为例,介绍如何导入,修改模板配置:
|
||||
|
||||
首先打开 RT-Thread Studio ,在 IDE 的左上角点击 `文件—>导入—>RT-Thread Bsp 到工作空间中`
|
||||
1、打开 ENV 工具,在工程目录使用 `scons --dist` 命令将工程打包。(整个过程需要保证没有错误)
|
||||
|
||||

|
||||
|
||||
打包完成后,可以在 BSP 目录下看到生成的 `dist` 文件夹:
|
||||
|
||||

|
||||
|
||||
使用 dist 后生成的工程就可以直接导入到 RT-Thread Studio 中进行开发了。
|
||||
|
||||

|
||||
|
||||
打开 RT-Thread Studio ,在 IDE 的左上角点击 `文件—>导入—>RT-Thread Studio 项目到工作空间中`
|
||||
|
||||

|
||||
|
||||

|
||||
|
||||
导入成功后,文件资源管理器窗口中会显示如下结构,其中 RT-Thread Settings 为图形化工程配置文件,双击打开即可。
|
||||
|
||||

|
||||
|
||||
RT-Thread Settings 中硬件相关配置是在 board/Kconfig 中描述的。移植过程如需添加/修改配置,请修改此文件。
|
||||
|
||||

|
||||
|
||||
### 3.5 重新生成工程
|
||||
|
||||
* MDK5 :重新生成工程需要使用 Env 工具。
|
||||
|
||||
* RT-Thread Studio:使用 Env 工具/同步 scons 配置至项目
|
||||
|
||||
同步 scons 配置至项目:
|
||||
|
||||

|
||||
|
||||
首先打开 RT-Thread Studio ,在 IDE 的左上角点击 `文件—>导入—>RT-Thread Bsp 到工作空间中`
|
||||
|
||||

|
||||
选择 dist 出来工程的路径:
|
||||
|
||||

|
||||
|
||||
点击 finsh 即可导入到 Studio 中:
|
||||
|
||||

|
||||
|
||||
导入成功后,文件资源管理器窗口中会显示如下结构,其中 RT-Thread Settings 为图形化工程配置文件,双击打开即可。
|
||||
|
||||

|
||||
@@ -259,10 +271,6 @@ RT-Thread Settings 中硬件相关配置是在 board/Kconfig 中描述的。移
|
||||
|
||||
#### 3.6.2 重新生成 MDK 工程
|
||||
|
||||
使用上述方法/点击同步 scons 配置至项目
|
||||
|
||||
#### 3.5.2 重新生成 MDK 工程
|
||||
|
||||
以重新生成 MDK 工程为例,介绍如何重新生成 BSP 工程。
|
||||
|
||||
使用 env 工具输入命令 `scons --target=mdk5` 重新生成工程,如下图所示:
|
||||
|
||||
|
Before Width: | Height: | Size: 75 KiB After Width: | Height: | Size: 76 KiB |
|
Before Width: | Height: | Size: 68 KiB |
BIN
bsp/Infineon/docs/figures/SConscript1.png
Normal file
|
After Width: | Height: | Size: 87 KiB |
BIN
bsp/Infineon/docs/figures/SConscript2.png
Normal file
|
After Width: | Height: | Size: 59 KiB |
BIN
bsp/Infineon/docs/figures/dist1.png
Normal file
|
After Width: | Height: | Size: 20 KiB |
BIN
bsp/Infineon/docs/figures/dist2.png
Normal file
|
After Width: | Height: | Size: 22 KiB |
BIN
bsp/Infineon/docs/figures/dist3.png
Normal file
|
After Width: | Height: | Size: 34 KiB |
|
Before Width: | Height: | Size: 29 KiB After Width: | Height: | Size: 35 KiB |
BIN
bsp/Infineon/docs/figures/hal_config4-1.png
Normal file
|
After Width: | Height: | Size: 16 KiB |
BIN
bsp/Infineon/docs/figures/hal_config5-1.png
Normal file
|
After Width: | Height: | Size: 38 KiB |
|
Before Width: | Height: | Size: 63 KiB After Width: | Height: | Size: 81 KiB |
|
Before Width: | Height: | Size: 27 KiB After Width: | Height: | Size: 42 KiB |
BIN
bsp/Infineon/docs/figures/studio2-1.png
Normal file
|
After Width: | Height: | Size: 38 KiB |
|
Before Width: | Height: | Size: 47 KiB After Width: | Height: | Size: 38 KiB |
|
Before Width: | Height: | Size: 12 KiB After Width: | Height: | Size: 12 KiB |
@@ -20,10 +20,6 @@ src = Split('''
|
||||
mtb-hal-cat1/source/cyhal_utils.c
|
||||
mtb-hal-cat1/source/cyhal_lptimer.c
|
||||
mtb-hal-cat1/source/cyhal_irq_psoc.c
|
||||
mtb-hal-cat1/COMPONENT_CAT1A/source/triggers/cyhal_triggers_psoc6_02.c
|
||||
mtb-hal-cat1/COMPONENT_CAT1A/source/pin_packages/cyhal_psoc6_02_124_bga.c
|
||||
mtb-pdl-cat1/devices/COMPONENT_CAT1A/source/cy_device.c
|
||||
mtb-pdl-cat1/drivers/source/cy_scb_common.c
|
||||
mtb-pdl-cat1/drivers/source/cy_sysclk.c
|
||||
mtb-pdl-cat1/drivers/source/cy_systick.c
|
||||
mtb-pdl-cat1/drivers/source/cy_gpio.c
|
||||
@@ -37,18 +33,14 @@ src = Split('''
|
||||
mtb-pdl-cat1/drivers/source/cy_ipc_drv.c
|
||||
mtb-pdl-cat1/drivers/source/cy_trigmux.c
|
||||
mtb-pdl-cat1/drivers/source/cy_prot.c
|
||||
TARGET_CY8CKIT-062S2-43012/cybsp.c
|
||||
TARGET_CY8CKIT-062S2-43012/COMPONENT_CM4/system_psoc6_cm4.c
|
||||
TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg.c
|
||||
TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg_pins.c
|
||||
TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg_system.c
|
||||
TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg_clocks.c
|
||||
TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg_routing.c
|
||||
TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg_peripherals.c
|
||||
lib/cy_capsense.lib
|
||||
mtb-pdl-cat1/drivers/source/cy_scb_common.c
|
||||
''')
|
||||
|
||||
src += Glob(cwd + '/psoc6cm0p/COMPONENT_CM0P_SLEEP/*.c')
|
||||
if GetDepend(['SOC_CY8C624ABZI_S2D44']):
|
||||
src += ['mtb-pdl-cat1/devices/COMPONENT_CAT1A/source/cy_device.c']
|
||||
src += ['mtb-hal-cat1/COMPONENT_CAT1A/source/triggers/cyhal_triggers_psoc6_02.c']
|
||||
src += ['mtb-hal-cat1/COMPONENT_CAT1A/source/pin_packages/cyhal_psoc6_02_124_bga.c']
|
||||
src += Glob('psoc6cm0p/COMPONENT_CM0P_SLEEP/*.c')
|
||||
|
||||
if GetDepend(['RT_USING_SERIAL']):
|
||||
src += ['retarget-io/cy_retarget_io.c']
|
||||
@@ -59,8 +51,8 @@ if GetDepend(['RT_USING_ADC']):
|
||||
src += ['mtb-hal-cat1/source/cyhal_dma_dw.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_dma_dmac.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_dma.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_analog_common.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_adc_sar.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_analog_common.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_dma.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_sar.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_dmac.c']
|
||||
@@ -70,15 +62,6 @@ if GetDepend(['RT_USING_SDIO']):
|
||||
src += ['mtb-hal-cat1/source/cyhal_sdhc.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_sd_host.c']
|
||||
|
||||
if GetDepend(['RT_USING_QSPI']):
|
||||
src += ['mtb-hal-cat1/source/cyhal_qspi.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_dma.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_smif.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_smif_sfdp.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_smif_memslot.c']
|
||||
src += ['mtb_shared/serial-flash/cy_serial_flash_qspi.c']
|
||||
src += ['TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg_qspi_memslot.c']
|
||||
|
||||
if GetDepend(['RT_USING_PWM']):
|
||||
src += ['mtb-hal-cat1/source/cyhal_pwm.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_timer.c']
|
||||
@@ -93,23 +76,13 @@ if GetDepend(['RT_USING_SPI']):
|
||||
if GetDepend(['RT_USING_I2C']):
|
||||
src += ['mtb-hal-cat1/source/cyhal_i2c.c']
|
||||
|
||||
if GetDepend('BSP_USING_USBD'):
|
||||
src += ['mtb_shared/usbdev/cy_usb_dev.c']
|
||||
src += ['mtb_shared/usbdev/cy_usb_dev_hid.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_usb_dev.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_dma.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_usbfs_dev_drv.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_usbfs_dev_drv_io.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_usbfs_dev_drv_io_dma.c']
|
||||
src += ['TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg_usbdev.c']
|
||||
|
||||
if GetDepend('BSP_USING_RTC'):
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_rtc.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_rtc.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_rtc.c']
|
||||
|
||||
if GetDepend('BSP_USING_ON_CHIP_FLASH'):
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_flash.c']
|
||||
src += ['mtb-hal-cat1/source/cyhal_flash.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_flash.c']
|
||||
|
||||
if GetDepend(['BSP_USING_SLIDER']):
|
||||
src += ['capsense/cy_capsense_control.c']
|
||||
@@ -123,7 +96,8 @@ if GetDepend(['BSP_USING_SLIDER']):
|
||||
src += ['capsense/cy_capsense_centroid.c']
|
||||
src += ['capsense/cy_capsense_filter.c']
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_csd.c']
|
||||
src += ['TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/cycfg_capsense.c']
|
||||
if rtconfig.PLATFORM in ['armclang']:
|
||||
src += ['lib/cy_capsense.lib']
|
||||
|
||||
if GetDepend(['RT_USING_WDT']):
|
||||
src += ['mtb-pdl-cat1/drivers/source/cy_wdt.c']
|
||||
@@ -135,21 +109,21 @@ if GetDepend(['RT_USING_DAC']):
|
||||
if GetDepend(['RT_USING_HWTIMER']):
|
||||
src += ['mtb-hal-cat1/source/cyhal_timer.c']
|
||||
|
||||
path = [cwd + '/capsense',
|
||||
cwd + '/psoc6cm0p',
|
||||
cwd + '/retarget-io',
|
||||
path = [cwd + '/retarget-io',
|
||||
cwd + '/core-lib/include',
|
||||
cwd + '/mtb_shared/serial-flash',
|
||||
cwd + '/mtb_shared/usbdev',
|
||||
cwd + '/mtb_shared/csdidac',
|
||||
cwd + '/mtb_shared/serial-flash',
|
||||
cwd + '/mtb-pdl-cat1/cmsis/include',
|
||||
cwd + '/mtb-pdl-cat1/drivers/include',
|
||||
cwd + '/mtb-pdl-cat1/devices/COMPONENT_CAT1A/include',
|
||||
cwd + '/mtb-hal-cat1/include_pvt',
|
||||
cwd + '/mtb-hal-cat1/include',
|
||||
cwd + '/mtb-hal-cat1/COMPONENT_CAT1A/include',
|
||||
cwd + '/TARGET_CY8CKIT-062S2-43012',
|
||||
cwd + '/TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource']
|
||||
cwd + '/mtb-hal-cat1/include']
|
||||
|
||||
if GetDepend(['SOC_CY8C624ABZI_S2D44']):
|
||||
path += [cwd + '/psoc6cm0p']
|
||||
path += [cwd + '/capsense']
|
||||
path += [cwd + '/mtb-hal-cat1/COMPONENT_CAT1A/include']
|
||||
path += [cwd + '/mtb-pdl-cat1/devices/COMPONENT_CAT1A/include']
|
||||
|
||||
group = DefineGroup('Libraries', src, depend=[''], CPPPATH=path)
|
||||
|
||||
|
||||
@@ -1,7 +1,7 @@
|
||||
config SOC_FAMILY_IFX
|
||||
bool
|
||||
|
||||
config SOC_SERIES_IFX_PSOC6
|
||||
config SOC_SERIES_IFX_PSOC62
|
||||
bool
|
||||
select ARCH_ARM_CORTEX_M4
|
||||
select SOC_FAMILY_IFX
|
||||
|
||||
@@ -60,6 +60,7 @@ CONFIG_RT_USING_MESSAGEQUEUE=y
|
||||
#
|
||||
# Memory Management
|
||||
#
|
||||
CONFIG_RT_PAGE_MAX_ORDER=11
|
||||
CONFIG_RT_USING_MEMPOOL=y
|
||||
CONFIG_RT_USING_SMALL_MEM=y
|
||||
# CONFIG_RT_USING_SLAB is not set
|
||||
@@ -117,7 +118,6 @@ CONFIG_FINSH_USING_DESCRIPTION=y
|
||||
CONFIG_FINSH_ARG_MAX=10
|
||||
# CONFIG_RT_USING_DFS is not set
|
||||
# CONFIG_RT_USING_FAL is not set
|
||||
# CONFIG_RT_USING_LWP is not set
|
||||
|
||||
#
|
||||
# Device Drivers
|
||||
@@ -706,12 +706,12 @@ CONFIG_RT_LIBC_DEFAULT_TIMEZONE=8
|
||||
# CONFIG_PKG_USING_ARDUINO_ULTRASOUND_RADAR is not set
|
||||
# CONFIG_PKG_USING_ARDUINO_SENSOR_KIT is not set
|
||||
CONFIG_SOC_FAMILY_IFX=y
|
||||
CONFIG_SOC_SERIES_IFX_PSOC6=y
|
||||
CONFIG_SOC_SERIES_IFX_PSOC62=y
|
||||
|
||||
#
|
||||
# Hardware Drivers Config
|
||||
#
|
||||
CONFIG_SOC_IFX_PSOC6_43012=y
|
||||
CONFIG_SOC_CY8C624ABZI_S2D44=y
|
||||
|
||||
#
|
||||
# Onboard Peripheral Drivers
|
||||
|
||||
@@ -1,6 +1,6 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<projectDescription>
|
||||
<name>1111</name>
|
||||
<name>project</name>
|
||||
<comment />
|
||||
<projects>
|
||||
</projects>
|
||||
|
||||
@@ -5,7 +5,7 @@
|
||||
<provider copy-of="extension" id="org.eclipse.cdt.ui.UserLanguageSettingsProvider"/>
|
||||
<provider-reference id="org.eclipse.cdt.core.ReferencedProjectsLanguageSettingsProvider" ref="shared-provider"/>
|
||||
<provider-reference id="org.eclipse.cdt.managedbuilder.core.MBSLanguageSettingsProvider" ref="shared-provider"/>
|
||||
<provider class="org.eclipse.cdt.managedbuilder.language.settings.providers.GCCBuiltinSpecsDetector" console="false" env-hash="1451646591856031841" id="ilg.gnuarmeclipse.managedbuild.cross.GCCBuiltinSpecsDetector" keep-relative-paths="false" name="CDT ARM Cross GCC Built-in Compiler Settings " parameter="${COMMAND} ${FLAGS} ${cross_toolchain_flags} -E -P -v -dD "${INPUTS}"" prefer-non-shared="true">
|
||||
<provider class="org.eclipse.cdt.managedbuilder.language.settings.providers.GCCBuiltinSpecsDetector" console="false" env-hash="1522148012290462689" id="ilg.gnuarmeclipse.managedbuild.cross.GCCBuiltinSpecsDetector" keep-relative-paths="false" name="CDT ARM Cross GCC Built-in Compiler Settings " parameter="${COMMAND} ${FLAGS} ${cross_toolchain_flags} -E -P -v -dD "${INPUTS}"" prefer-non-shared="true">
|
||||
<language-scope id="org.eclipse.cdt.core.gcc"/>
|
||||
<language-scope id="org.eclipse.cdt.core.g++"/>
|
||||
</provider>
|
||||
|
||||
@@ -1,5 +1,5 @@
|
||||
#RT-Thread Studio Project Configuration
|
||||
#Fri Jan 06 10:38:41 CST 2023
|
||||
#Thu Jan 12 11:11:44 CST 2023
|
||||
project_type=rt-thread
|
||||
chip_name=CY8C624ABZI
|
||||
os_branch=full
|
||||
@@ -14,7 +14,7 @@ project_base_bsp=true
|
||||
hardware_adapter=KitProg3
|
||||
project_name=1111
|
||||
is_base_example_project=False
|
||||
board_name=PSOC62-IFX-PROTO-KIT
|
||||
board_name=psoc6-cy8ckit-062S2-43012
|
||||
device_vendor=Infineon
|
||||
bsp_path=repo/Extract/Board_Support_Packages/Infineon/PSOC62-IFX-PROTO-KIT/1.0.0
|
||||
bsp_version=1.0.0
|
||||
bsp_path=repo/Extract/Board_Support_Packages/Infineon/PSOC62-IFX-PROTO-KIT/1.0.0
|
||||
|
||||
@@ -1,8 +1,8 @@
|
||||
menu "Hardware Drivers Config"
|
||||
|
||||
config SOC_IFX_PSOC6_43012
|
||||
config SOC_CY8C624ABZI_S2D44
|
||||
bool
|
||||
select SOC_SERIES_IFX_PSOC6
|
||||
select SOC_SERIES_IFX_PSOC62
|
||||
select RT_USING_COMPONENTS_INIT
|
||||
select RT_USING_USER_MAIN
|
||||
default y
|
||||
|
||||
@@ -28,17 +28,13 @@ path += [cwd + '/ports']
|
||||
startup_path_prefix = SDK_LIB
|
||||
|
||||
if rtconfig.PLATFORM in ['gcc']:
|
||||
src += [startup_path_prefix +
|
||||
'/IFX_PSOC6_HAL/TARGET_CY8CKIT-062S2-43012/COMPONENT_CM4/TOOLCHAIN_GCC_ARM/startup_psoc6_02_cm4.S']
|
||||
src += [startup_path_prefix +
|
||||
'/IFX_PSOC6_HAL/mtb-pdl-cat1/drivers/source/TOOLCHAIN_GCC_ARM/cy_syslib_gcc.S']
|
||||
elif rtconfig.PLATFORM in ['armcc', 'armclang']:
|
||||
src += [startup_path_prefix +
|
||||
'/IFX_PSOC6_HAL/TARGET_CY8CKIT-062S2-43012/COMPONENT_CM4/TOOLCHAIN_ARM/startup_psoc6_02_cm4.S']
|
||||
elif rtconfig.PLATFORM in ['armclang']:
|
||||
src += [startup_path_prefix +
|
||||
'/IFX_PSOC6_HAL/mtb-pdl-cat1/drivers/source/TOOLCHAIN_ARM/cy_syslib_mdk.S']
|
||||
|
||||
CPPDEFINES = ['CY8C624ABZI_S2D44', 'IFX_PSOC6_43012', 'CY_USING_HAL', 'COMPONENT_CAT1A', 'COMPONENT_CAT1', 'COMPONENT_BSP_DESIGN_MODUS']
|
||||
CPPDEFINES = ['CY8C624ABZI_S2D44', 'CY_USING_HAL', 'COMPONENT_CAT1A', 'COMPONENT_CAT1', 'COMPONENT_BSP_DESIGN_MODUS']
|
||||
group = DefineGroup('Drivers', src, depend=[''], CPPPATH=path, CPPDEFINES=CPPDEFINES)
|
||||
|
||||
Return('group')
|
||||
|
||||
26
bsp/Infineon/libraries/templates/PSOC62/libs/SConscript
Normal file
@@ -0,0 +1,26 @@
|
||||
Import('RTT_ROOT')
|
||||
Import('rtconfig')
|
||||
from building import *
|
||||
|
||||
cwd = GetCurrentDir()
|
||||
src = []
|
||||
group = []
|
||||
CPPPATH = []
|
||||
|
||||
if rtconfig.PLATFORM in ['iccarm']:
|
||||
print("\nThe current project does not support IAR build\n")
|
||||
Return('group')
|
||||
elif rtconfig.PLATFORM in ['gcc', 'armclang']:
|
||||
src += [cwd + '/TARGET_CY8CKIT-062S2-43012/cybsp.c']
|
||||
src += [cwd + '/TARGET_CY8CKIT-062S2-43012/COMPONENT_CM4/system_psoc6_cm4.c']
|
||||
src += Glob(cwd + '/TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource/*.c')
|
||||
|
||||
CPPPATH = [ cwd + '/TARGET_CY8CKIT-062S2-43012',
|
||||
cwd + '/TARGET_CY8CKIT-062S2-43012/COMPONENT_BSP_DESIGN_MODUS/GeneratedSource']
|
||||
if rtconfig.PLATFORM in ['gcc']:
|
||||
src += [cwd + '/TARGET_CY8CKIT-062S2-43012/COMPONENT_CM4/TOOLCHAIN_GCC_ARM/startup_psoc6_02_cm4.S']
|
||||
elif rtconfig.PLATFORM in ['armclang']:
|
||||
src += [cwd + '/TARGET_CY8CKIT-062S2-43012/COMPONENT_CM4/TOOLCHAIN_ARM/startup_psoc6_02_cm4.S']
|
||||
|
||||
group = DefineGroup('libs', src, depend = [''], CPPPATH = CPPPATH)
|
||||
Return('group')
|
||||